

## **APPLICATION NOTE 1024**

loT, Wearable, & Low Power: Performance Optimized Quartz Crystals



The IoT market is on an explosive pace of growth with industry projections of \$470 billion for IoT related hardware, software, and other comprehensive solutions. The current installed base of 15.4 billion devices is expected to exceed 30.7 billion by 2020.

Major IC OEM's including Intel, ARM, Samsung and QUALCOMM are actively engaged in the development of reduced process geometries down to 10nm and even 7nm FinFET architectures.

### Major Foundry Semiconductor Fabrication Trends



ARM I Working with TSMC for 10nm, 7nm in R&D The primary driving force behind this industry trend is related to the reduction in total consumed power, while improving overall performance. This effort is being undertaken to facilitate the practical implementation of battery powered end-solutions (consumer, medical, IoT, industrial, etc.), requiring extremely low power in a feature-rich environment. These advancements, however, have significantly impacted the traditional

#### 2A. ARM normalized Performance vs. Power vs. 10FF & 16FFLL

clocking circuit.



The integrated clocking scheme is predominantly based on the world renowned Pierce Oscillator configuration; a simplified configuration is depicted in graphic 3A-3B.



As the low power operation becomes paramount, the current mirrors biasing the inverter amplifier stage in the Pierce Oscillator loop are "starving" the amplifier. This approach has a significant impact on the transconductance of the inverter amplifier block which, in-turn, has a profound effect on the forward gain margin ( $G_{\rm M}$ ) of the closed-loop oscillator circuit.

The relationship between the forward gain  $(G_{M})$  and amplifier transconductance is defined as follows:

$$G_{M} = g_{m} / g_{mcritical}$$
 ..... (1)

Whereas;

 $g_m$  = inverter amplifier's transconductance in  $\mu$ A/V

g<sub>m(critical)</sub> = critical transconductance value to keep the amplifier in linear region

For robust oscillations using an inverter amplifier as the gain stage, it has been a well-established industry practice to target  $G_M \ge 5.0$  with a minimum desired value of  $\ge 3.0$ .

For closed loop oscillator circuit,  ${\boldsymbol{g}}_{\text{m(critical)}}$  is defined as follows:

$$g_{m(critical)} = 4 * ESR * (2\pi F)^2 * (C0 + CL)^2$$
 ..... (2)



### Whereas;

- ESR = Effective Series Resistance of the resonatorelement (generally a quartz crystal)... units $in k\Omega's or \Omega's.$ 
  - F = Resonant frequency of the resonator element (in the case of quartz crystals, generally parallel resonant frequency @ a specific plating load)... units in kHz or MHz
  - C<sub>0</sub> = Composite package and electrode capacitance of the resonator element...... units in pF.
  - $C_L$  = Plating load of the resonator element...... units in pF.

From equation (1), to achieve higher  $G_{_M}$  value, it is best to decrease the  $g_{_{m(critical)}}$  value. From equation (2), with the final goal of increasing the  $G_{_M}$  value, it is critical to reduce the impact of all three parameters (ESR,  $C_{_0}$  and  $C_{_L}$ ).

The value of  $C_0$  can be well controlled with careful design of the electrode pattern, as well as, utilization of state-of-the-art, small profile, ceramic packages. The ESR and  $C_L$  however, present a unique challenge. These two parameters have a diverging dependence meaning that, as  $C_L$  is decreased, ESR tends to rise so the net impact has a tendency to stay flat or worsen.

This challenge is further exacerbated with significantly reduced values of the intrinsic  $g_m$  within the latest geometry FPGAs,  $\mu$ Controllers,  $\mu$ Processors, ASSP, etc. For example, 14nm node based, low-energy  $\mu$ Controllers have specified  $g_m$  value of as low as 2.7 $\mu$ A/V for the 32.768kHz embedded oscillator loop.

Let's illustrate the impact on the closed loop gain margin ( $G_{_M}$ ) with varying plating loads at fixed  $g_{_m}$  and  $C_{_0}$  value in a 32.768kHz oscillator loop, over an ESR variance for the tuning fork, 32.768kHz crystal.

As is evident from this analysis, the crystal plating load has a profound impact on the closed-loop-gainmargin ( $G_M$ ); with fixed  $C_0$  and  $g_m$  values. Further, as the  $g_m$  value decreases in 10nm and smaller geometry silicon, the ability to sustain oscillations will become increasingly challenging.



It is also important to point out that the inverter amplifier's  $g_m$  will generally have a spread of  $\pm 5\%$  to > $\pm 15\%$  from part-to-part and wafer-to-wafer. Therefore, it is essential that the crystal resonator design accommodates real-world tolerance effects.

Abracon has taken above specified variables into account in developing its ABS06W and ABS07W series of tuning fork crystals in 2.0x1.2x0.6 mm and 3.2x1.5x0.9 mm, respectively.

To achieve optimal in-circuit performance, Abracon optimized the electrode pattern to reduce the overall effects of  $C_0$  such that, the maximum guaranteed (electrode + package) capacitance is 2.0 pF in 2.0x1.2x0.6mm package and an industry leading 1.30 pF maximum in 3.2x1.5x0.9 mm package.

With revolutionary blank design and processing techniques, Abracon was able to substantially reduce the ESR of these solutions over extended operating temperature range of -40°C to +125°C; while simultaneously reducing the plating load to Industry leading 3.0 pF.









Abracon has employed unique production tuning techniques to tighten both the set-tolerance and ESR distribution at room temperature.













Plots 6A through 6D depict Abracon's ability to minimize the ESR value of these solutions; while reducing the plating load to an industry leading 3.0 pF.

It should be noted that the majority of the consumer market/IoT end-solutions have an operating temperature range of -20°C to +70°C. In this narrower operational range, ABS06W & ABS07W devices offer exceptionally Iow ESR values; further enhancing the incircuit gain margin with today's energy saving silicon. Abracon has taken measures to ensure state-of-theart ESR performance over the entire -40°C to +125°C operational range and is the only OEM that guarantees ESR performance values over wider operational temperature ranges.

Abracon also recognized the need to employ these design, process, and production techniques and successfully implemented them to offer a broad breadth of IoT optimized quartz crystals in the MHz range. Since one package cannot satisfy all endsolution form-factor needs, Abracon has developed the following solutions addressing a comprehensive market need:

6C.

6D.



| /A.            |              |                             |                       |                     |                          |  |
|----------------|--------------|-----------------------------|-----------------------|---------------------|--------------------------|--|
| Series<br>Name | Size<br>(mm) | Frequency<br>Range<br>(MHz) | CL<br>Options<br>(pF) | ESR<br>Range<br>(Ω) | Available<br>OTR<br>(°C) |  |
| ABM12W         | 1.6x1.2x0.4  | 24 to 52                    | 4, 6, 7 & 8           | 80 to 120           | -40 to +125              |  |
| ABM11W         | 2.0x1.6x0.5  | 16 to 50                    | 4, 6, 7 & 8           | 60 to 200           | -40 to +125              |  |
| ABM10W         | 2.5x2.0x0.6  | 16 to 50                    | 4, 6, 7 & 8           | 70 to 100           | -40 to +125              |  |
| ABM8W          | 3.2x2.5x0.75 | 10 to 54                    | 4, 6, 7 & 8           | 50 to 150           | -40 to +125              |  |
| ABS07W         | 3.2x1.5x0.9  | 32.768kHz                   | 3                     | 45-70               | -40~+125                 |  |
| ABS06W         | 2.0x1.2x0.6  | 32.768kHz                   | 3                     | 65-120              | -40 ~+125                |  |

Abracon's ability to plate these solutions at industry leading 4.0 pF plating capacitance, while keeping the ESR at the minimum possible value ensures that these solutions not only mate well with today's 22nm or 14nm FinFET technology, but more importantly, are optimized to ensure optimal performance with next generation solutions including 5nm nodes in the near future.

The data in plots 8A through 8H outline the superior performance of Abracon's MHz, IoT Optimized Quartz Crystals plated at 4.0 pF load:

### ABM12W package: (1.60 x 1.20 x 0.40 mm)





### ABM11W package: (2.00 x 1.60 x 0.50 mm)







### ABM10W package: (2.50 x 2.00 x 0.60 mm)



8F. ESR (Equivalent Series Resistance) vs. Operating Temperature (ABM10W Package plated @ 4.0pF Load)





### ABM8W package: (3.20 x 2.50 x 0.70 mm)





Gain Margin Prediction Vs. Crystal ESR @ 26MHz CL = 10pF & CL = 4pF 9A. C0 = 2.0 pF & associated µProcessor Amplifier gm 22.0 \_\_\_\_ gm = 5.0 mA/V (CL=10pF) 20.0 gm = 4.50 mA/V (CL=10pF) 18.0 gm = 4.00 mA/V (CL=10pF) Gain Margin IoT optimized, ABM12W serie gm = 5.0 mA/V (CL=4pF) 16.0 ---- gm = 4.50 mA/V (CL=4pF) 14.0 am = 4.00 mA/V (CL=4pF) 12.0 Predicted Closed Loop 10.0 8.0 6.0 4.0 2.0 Standard Crystals 0.0 60 80 100 120 140 160 180 200

Abracon's IoT Optimized Quartz Crystals are in stock.

Crystal ESR in Ω

Abracon's ability to:

- guarantee (electrode + package capacitance) "C0" of 2.0pF maximum
- accurately plate the Quartz Blanks @ 4.0 pF plating load, in as small as 1.6x1.2x0.4 mm package
- and simultaneously reduce the ESR of the crystal

collectively represents a paradigm shift in the performance capability of optimized quartz crystals at commodity prices.

This capability yields a significant enhancement in the closed loop Gain Margin ( $G_M$ ) with exiting 22nm or 14nm nodes and, ensures a robust performance with next generation 10nm, 7nm and even 5nm FinFET silicon. A comparison below between crystals plated at 4.0 pF vs. 10.0 pF with C0=2pF clearly outlines this advantage.



Author:

**Syed S. Raza** V.P. of Engineering

Contributors:

**Dean Clark** Senior Technical Manager

> **Brooke Cushman** Associate Engineer

Originally Published: August 2017

For technical questions, please contact Abracon at: tech-support@abracon.com

# **ABRACON**<sup>®</sup>

## ENGINEERING SERVICES

## DID IT PAS?<sup>™</sup>

Abracon provides an advanced proprietary Pierce analyzer test service (PAS) that validates quartz crystal performance and long term operation in-circuit. The ability to sustain oscillation for a given quartz crystal oscillator design depends heavily on the crystal's motional parameters, board parasitics and oscillator circuit characteristics. The oscillator circuit is a closed loop system that sustains oscillation at an operating frequency depending on the crystal parameters including, crystal plating capacitance (CL), crystal equivalent series resistance (ESR), external loading capacitors, trace parasitics and the oscillator amplifier's gain & phase response. The PAS test service provides a direct measurement of all variables associated with the quartz crystal oscillation. With all variables taken into account, Abracon is able to provide an optimized solution and detailed report that includes:

- Motional parameters (Cm, Lm, ESR, Co)
  - Motional parameters
  - Narrow band frequency response plot
  - Wide band frequency response plot
  - Admittance versus susceptance plot
  - Frequency dependence versus load capacitance plot
- Circuit design margin calculation
- Recommendations for achieving optimal operating point

| Orderable Part Number | Lead Time |  |
|-----------------------|-----------|--|
| PAS-BC1WK             | 1 Week    |  |
| PAS-BC2WK             | 2 Week    |  |
| PAS-BC3WK             | 3 Week    |  |

## ANTENNA OPTIMIZATION SERVICES

Abracon offers in-system tuning services for patch and chip antennas. By characterizing the antenna performance in the end system or product, this service takes the guess work out of RF verification while offering corrective measures that re-tune the system for center frequency and impedance mismatch. This provides maximum system efficiency delivering many benefits including, extended RF range, improved sensitivity and can reduce the required power consumption for a given level of transmit range.

This service is offered for the APAE and APA series of passive patch antennas covering a variety of RF bands from few MHz to thousands of MHz for applications, such as RFID, GPS/ GLONASS, LPWA, WiFi, ISM radios, and Iridium. Patch antennas are compact with excellent coupling gain and are easy to use. However, frequency shifts may occur due to the layout, proximity to other components and the design of the ground plane. If de-tuned center frequency is discovered during testing, the patch antenna design can be fine-tuned for the particular device environment. These adjustments match the layout for maximum gain at the center frequency of the application.

This service also applies to the ACAG, ACAJ and AMCA series of chip antennas. Chip antennas such as the ACAG0201-2450-T with 2.0x1.25mm footprint are ultra-compact with good gain that increases sensitivity for applications, such as Bluetooth, Bluetooth Low Energy (BLE), WiFi/WLAN, and Zigbee. These chip antennas require a matching network that optimizes antenna impedance thereby improving the efficiency. The input impedance is matched using lumped elements like inductors and capacitors for the center resonant frequency of the antenna. Higher efficiency guarantees more radiated power and increased range for antennas.

The test requires a fully functional system to be shipped to Abracon and typically takes 4 weeks to complete. **Orderable Part Number: ABAOS-5WK** 

## LOCATIONS

### CORPORATE HEADQUARTERS

5101 Hidden Creek Ln Spicewood, TX 78669 Ph: 512.371.6159

### CALIFORNIA OFFICE

24422 Avenida de la Carlota Suite 290 Laguna Hills, CA 92653 Ph: 949.546.8000

### SHENZHEN OFFICE

A507, T-share Jinniu Square, Taoyuan Road, Nanshan District, Shenzhen, Guangdong Province, China

### LOCATED GLOBALLY

Argentina | Australia | Brazil Canada | China | Germany Hong Kong | Hungary | India Israel | Italy | Korea | Mexico Nordics | Taiwan | United Kingdom United States

### CONTACT

TECHNICAL SUPPORT Tech-Support@abracon.com

PR AND MEDIA INQUIRIES PR@abracon.com

GENERAL INQUIRIES AbInfo@abracon.com

